Juan Arturo Garza

September 29th 2022

Elec 522

## **High Level Design**

The purpose of this project is to multiply two matrices systolically; however instead of using simulink and laying out the hardware blocks, it is done in HLS in C++. The challenges I faced were trade offs in design and in the timing that came up.

## **Base layout (pre optimization):**



This code is the baseline which I will compare my solution to.

## **Final Design Choices**

I plan to use the following

- HLS Parameters: HLS Array Reshape, with dim=n
  - This will allow for faster read times of the arrays
- HLS Interface mode= ap fifo
  - This will allow inputs to be fed systolic way when it is in similink
- HLS Pipeline
  - This will reduce the clock cycles however can cause timing violations when reading and writing

### **Design 1:**

- HLS Parameters: HLS Array Reshape, with dim=2 for both arrays
- HLS Interface mode= ap\_fifo

## Design 2

- HLS Parameters: HLS Array Reshape, with dim=3 for both arrays
- HLS Interface mode= ap\_fifo
- Pipeline II=1
- Matrix output was an Array of arrays which was outputted as one

## **Design 3 \*\* FINAL DESIGN**

- HLS Parameters: HLS Array\_Reshape, with dim=2 for both arrays
- HLS Interface mode= ap fifo
- Pipeline II=4
  - No Violations



This design has matrix A and Matrix B fed into as one big array and then the output fed out as several rows of the resultant matrix. My design uses Pipelining and a fifo structure. It is able to get results after 14 cycles.

I wil; I not that changing the number type in HLS for matrix A and matrix B would decrease DSP and latency however it would not work in model composer and was thus changed to be shorts. This is a drawback to my design and needs further change.

This design uses more DSP but works in Model composer and passes all test cases

## **Co-sim Passing:**



#### **Test Bench**

Passed with no errors from hardware and software. Both Aspects agreed on output

Note that my testbench compares the row row output which are four arrays to the software result which is one array.

# **Timing:**







The timing sheet shows that there are multiple adds and multiples which most cycle times and overlap, meaning that it is done in parallel. The drawback of this is that it uses more resources to finish faster as more is done in parallel.

## **Model Composer**





### **Inputs:**

```
📝 Editor - C:\ELEC522\jag33\lab1\example_var_data.m
               example_var_data.m
       a_i0_var.time =
                                 [0:20];
       a_i0_var.signals.dimensions = 1;
       a_il_var.time =
                                 [0:20];
       a_il_var.signals.dimensions = 1;
       a_i2_var.time =
                                 [0:20];
       a_i2_var.signals.dimensions = 1;
       a_i3_var.time =
                                 [0:20];
       a_io_var.signals.values = [1 2 3 4 0 0 0 0 5 6 7 8 0 0 0 0 0 0 0 0 0]';
       a_il_var.signals.values = [1 2 3 4 2 3 0 7 5 6 7 8 0 0 0 0 0 0 0 0 0]';
       a_i2_var.signals.values = [1 2 3 4 6 5 9 1 5 6 7 8 0
       a_i3_var.signals.values = [1 2 3 4 3 5 5 4 5 6 7 8
       a_i3_var.signals.dimensions = 1;
13
14 -
       b_i0_var.time =
                                 [0:20];
       b_i0_var.signals.dimensions = 1;
16 -
       b_il_var.time =
                                 [0:20];
17 -
       b il var.signals.dimensions = 1;
18 -
       b i2 var.time =
                                 [0:20];
19 -
       b_i2_var.signals.dimensions = 1;
20 -
       b_i3_var.time =
                                 [0:20];
21
       b i0 var.signals.values = [1 2 3 4 0 0 0 1 1 2 3 4 0 0 0 0 0 0 0 0 0]';
22 -
23 -
       b_il_var.signals.values = [1 2 3 4 0 0 1 0 1 2 3 4 0 0 0 0 0 0 0
       b_i2_var.signals.values = [1 2 3 4 0 1 0 0 1 2 3 4 0 0 0 0
                                                                               0 0]';
       b_i3_var.signals.values = [1 2 3 4 1 0 0 0 1 2 3 4 0 0 0 0 0 0 0 0]';
       b_i3_var.signals.dimensions = 1;
```

Note that there is no padding for the inputs of the matrix, every 4 clock cycles there is a new matrix, The matrix is also fed by column, not by row, thus an example: the bottom row of b\_i3 is the leftmost column of the matrix, however the output is fed by row instead of column. For Model composer there are three different matrices used and tested one after the other

## **Output:**



It takes a total of 14 cycles to calculate the initial result however each new matrix come directly after the other meaning that the max output will be 1 maxtrix result every 4 cycles, which is 40 ns, and means 250 million results per second assuming no stalling and no delay

## **Comparison to Project 2**

Project 2 took only 11 cycles however there were zeros padding between each set of new coefficients and results were staggered compared to Proj3 implementation which gets all results at once. This means Project 2 has only 200 Million results per second as it takes 5 cycles between every result updating. The Drawback of my design is the resource usages.